
About Apple
The personal technology company redefining user experience
Key Highlights
- Market cap of $3 trillion as of 2022
- Over 1 billion active devices worldwide
- Comprehensive medical plans including mental healthcare
- Paid parental leave and gradual return-to-work program
Apple Inc. (NASDAQ: AAPL), headquartered in Cupertino, CA, is the world's most valuable company with a market capitalization of $3 trillion as of 2022. Known for its iconic products such as the iPhone, iPad, and Mac, Apple serves over 1 billion active devices globally. The company has a strong commi...
🎁 Benefits
Apple offers comprehensive medical plans covering physical and mental healthcare, paid parental leave, and a gradual return-to-work program. Employees...
🌟 Culture
Apple's culture emphasizes an obsessive focus on user experience and consumer privacy, setting it apart from competitors. The company promotes inclusi...

Design Verification Engineer
Apple • San Diego, California, United States
Job Description
Description
As a Design Verification Engineer, you'll be at the center of our silicon design group's verification efforts, ensuring the quality and reliability of next-generation cellular systems. Working on innovative baseband modems and RF link controllers for Apple's SOCs, you'll craft highly reusable UVM verification environments that set the standard for quality and efficiency. You'll develop comprehensive coverage-driven and directed test cases that thoroughly validate complex IP and subsystem designs, working closely with multi-functional teams throughout the process. In this role, you'll drive methodology innovation by deploying sophisticated tools and techniques that elevate verification practices and ensure tape-out readiness. Collaborating with product development teams across Apple, you'll help deliver cellular systems that redefine industry capabilities and enhance customer experiences globally. This position offers exceptional opportunities to deepen your expertise across cellular protocols, complex IP and subsystem architectures, advanced fabric protocols, and sophisticated debug methodologies. You'll gain experience with best-in-class design verification practices, co-verification techniques with models and firmware, and industry-standard low-power architectures. We're looking for engineers with hands-on ASIC design verification experience using reusable verification methodologies such as UVM. The ideal candidate excels at detailed test planning, adapts optimally to evolving requirements, knowledge of the latest ML based tools to improve productivity and is driven to achieve the highest quality standards. You thrive in collaborative environments and are eager to address the verification challenges inherent in complex, high-performance cellular systems. If you want to contribute to products that impact customers worldwide while advancing your technical expertise, we'd love to hear from you.Minimum Qualifications
BS and a minimum of 3 years relevant industry experience. Strong knowledge of System Verilog and UVM. Proficient in System C, C/C++, Python/perl. Experience developing and establishing DV Methodologies. Experience in using LLMs and MCPs. Experience with developing Python-based automation solutions. Experience with constraint random testing, SVA, Coverage driven verification. Test planning and problem-solving skills.Preferred Qualifications
Master of Science degree in Electrical Engineering/Computer Science. Experience in C/C++ modeling for design verification. Knowledge of 4G/5G cellular physical layer operation (3GPP). Experience with verification of embedded processor cores. Hands-on verification experience of Bus Fabric, NOC, AHB, AXI, based bus architecture in UVM environment. Experience using LLMs to improve efficiency and quality of verification. Understanding of prompt engineering and LLM workflow optimization.Responsibilities
Construct detailed test plans for various components of the design including use cases, through collaborative work with multi-functional teams. Create coverage driven verification plans from specifications, review and refine to achieve coverage targets. Architect UVM-based, reusable test benches with components for stimulus, checkers, VIPs and reference models. Leverage Large Language Models (LLMs) to enhance verification processes, delivering improvements in efficiency and quality. Design and implement ML-driven workflows that increase team productivity and overall quality of verification. Implement test plans from RTL simulation bring-up to sign-off; report and debug failures. Maintain regressions and report the verification progress against test plans and coverage metrics.Eeo Content
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.
Interested in this role?
Apply now or save it for later. Get alerts for similar jobs at Apple.