LeethubLeethub
JobsCompaniesBlog
Go to dashboard

Leethub

Curated tech jobs from FAANG and top companies worldwide.

Top Companies

  • Google Jobs
  • Meta Jobs
  • Amazon Jobs
  • Apple Jobs
  • Netflix Jobs
  • All Companies →

Job Categories

  • Software Engineering
  • Data, AI & Machine Learning
  • Product Management
  • Design & User Experience
  • Operations & Strategy
  • Remote Jobs
  • All Categories →

Browse by Type

  • Remote Jobs
  • Hybrid Jobs
  • Senior Positions
  • Entry Level
  • All Jobs →

Resources

  • Google Interview Guide
  • Salary Guide 2025
  • Salary Negotiation
  • LeetCode Study Plan
  • All Articles →

Company

  • Dashboard
  • Privacy Policy
  • Contact Us
© 2026 Leethub LLC. All rights reserved.
Home›Jobs›Google›Senior Silicon DFT Engineer
Google

About Google

Empowering the world through technology and information

🏢 Tech👥 100K+📅 Founded 1998📍 Mountain View, California, United States

Key Highlights

  • Over 100,000 employees globally
  • Headquartered in Mountain View, California
  • Parent company Alphabet Inc. valued at $1.5 trillion
  • Google Cloud Platform serves millions of customers

Google LLC, headquartered in Mountain View, California, is a global leader in internet-related services and products, including its flagship search engine, Google Search, and the Android operating system. With over 100,000 employees, Google also offers cloud computing services through Google Cloud P...

🎁 Benefits

Google offers competitive salaries, equity options, generous PTO policies, comprehensive health benefits, and a remote work policy that allows flexibi...

🌟 Culture

Google is known for its engineering-first culture, emphasizing innovation and collaboration. The company fosters a unique environment that encourages ...

🌐 Website💼 LinkedIn𝕏 TwitterAll 2046 jobs →
Google

Senior Silicon DFT Engineer

Google • Bengaluru, Karnataka, India

Posted 1 month ago🏛️ On-SiteSeniorHardware engineer📍 Bengaluru
Apply Now →

Skills & Technologies

DftAtpgMemory bistJtagIjtagTessentPythonScripting

Job Description

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.
  • 5 years of experience in SoC , DFT aspects.
  • Experience with ATPG, Low Power designs, Memory BIST, JTAG, IJTAG tools and flow.
  • Experience with DFT EDA Tool Tessent.

Preferred qualifications:

  • 10 years of experience in SoC , DFT aspects
  • Experience in Synthesis, Lint, LEC and DFT timing and STA.
  • Experience in a scripting language such as Perl, Python.
  • Knowledge of high performance design DFT techniques.
  • Understanding of the end-to-end flows such as Design, Verification, DFT and PD.
  • Ability to scale DFT with a focus on area overhead.
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will work on SOC Design for Test (DFT) Architecture to implement and validate from the SOC level. You will work on SOC level ATPG and MBIST pattern generation to deliver and support post-silicon bring-up, including subsystem level pattern retargeting. The role requires working with the product engineering team on silicon bring-up and writing basic scripts to automate the DFT flow. Additionally, you will communicate and work with multi-disciplined and multi-site teams.The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first-party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.
  • Perform SOC level Memory Testing and repair feature verification, ATPG pattern generation, retarget and ensure coverage goals are met.
  • Develop and release the SOC DFT STA Constraint and validation along with RTL signoff checks.
  • Work on gate level simulation both no-timing and timing.
  • Integrate SOC DFT, Scan architecture, IJTAG network integration and verification.
  • Integrate and verify PHYs and Mixed-Signal IP DFT along with BSCAN.

Interested in this role?

Apply now or save it for later. Get alerts for similar jobs at Google.

Apply Now →Get Job Alerts